# Programming the Microarchitecture Design

# Ghassan Arnouk

SYSC 3006A Summer 2020 Lab 4 Report Group 1

Instructor: Michel Sayde TA: Khalid Almahrog Submitted: 2020/06/05

### 1 First Part

## 1.1 Control FSM Output Table

1.1.1 Complete the provided Control FSM Output Table for Part 1 for the Fetch, Decode, and Execution States for opcodes 0x01 (ADD) through 0x07 (NOT).

Table 1: Fetch, Decode, and Execution States for opcodes 0x01 (ADD) through 0x07 (NOT)



# 2 Second Part

## 2.1 Control FSM Output Table

2.1.1 Complete the provided Control FSM Output Table for Part 2 for NOP Instruction Execution 3 States. This table will extend the Control FSM Output Table for Part 1 (same FSM Output ROM).

Table 2: NOP Instruction Execution States

|                       | 3.1        | 3.0  | 2.9  | 2.8  | 2.7  | 2.6   | 2.5   | 2.4   | 2.3   | 2.2    | 2.1    | 2.0    | 19      | 1.8 | 17   | 16 | 1.5 | 1.4 | 13     | 12    | 11   | 10   | 6    | 8    | 7   | 9   | 5   | 4   | 3   | 2   | 1   | 0   |                 |
|-----------------------|------------|------|------|------|------|-------|-------|-------|-------|--------|--------|--------|---------|-----|------|----|-----|-----|--------|-------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----------------|
| State<br>Hex encoding | Unused (0) | IRCE | PCOE | C10E | AADD | MARCE | MAROE | MDRCE | MDROE | MDRget | MDRput | IBRead | IBWrite | AOP | ANOP | DR | SXR | SYR | RegSEL | RegLD | T1CE | T10E | T2CE | T20E | Q7+ | Q6+ | Q5+ | Q4+ | Q3+ | Q2+ | Q1+ | 400 | Hex<br>Encoding |
| F0<br>0               | 0          | 0    | 1    | 0    | 0    | 1     | 0     | 0     | 0     | 0      | 0      | 0      | 0       | 0   | 1    | 0  | 0   | 0   | 1      | 1     | 1    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 2402 3801       |
| F1<br>1               | 0          | 0    | 0    | 1    | 1    | 0     | 1     | 1     | 0     | 0      | 0      | 1      | 0       | 0   | 0    | 0  | 0   | 0   | 0      | 0     | 0    | 1    | 1    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 1B10 0602       |
| F2<br>2               | 0          | 1    | 0    | 0    | 0    | 0     | 0     | 0     | 1     | 1      | 0      | 0      | 0       | 0   | 1    | 0  | 0   | 0   | 0      | 0     | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | 40C2 0003       |
| Decode<br>3           | 0          | 0    | 1    | 0    | 0    | 0     | 0     | 0     | 0     | 0      | 0      | 0      | 0       | 0   | 1    | 0  | 0   | 0   | 1      | 0     | 0    | 0    | 0    | 1    | 0   | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 2002 2107       |
| E3<br>8               | 0          | 0    | 0    | 0    | 0    | 0     | 0     | 0     | 0     | 0      | 0      | 0      | 0       | 0   | 1    | 0  | 0   | 0   | 0      | 0     | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 0002 0009       |
| E4<br>9               | 0          | 0    | 0    | 0    | 0    | 0     | 0     | 0     | 0     | 0      | 0      | 0      | 0       | 0   | 1    | 0  | 0   | 0   | 0      | 0     | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 1   | 0   | 1   | 0   | 0002 000A       |
| E5<br>10              | 0          | 0    | 0    | 0    | 0    | 0     | 0     | 0     | 0     | 0      | 0      | 0      | 0       | 0   | 1    | 0  | 0   | 0   | 0      | 0     | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0002 0000       |
| Dead<br>7             | 0          | 0    | 0    | 0    | 0    | 0     | 0     | 0     | 0     | 0      | 0      | 0      | 0       | 0   | 0    | 0  | 0   | 0   | 0      | 0     | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 0000 0007       |

#### 3 Third Part

#### 3.1 Control FSM Output Table

3.1.1 Complete the provided Control FSM Output Table for Part 3 for NEG Instruction Execution States. This table will extend the Control FSM Output Table for Part 1 and 2 (same FSM Output ROM).

1.5 2 9 2.1 2 0 Hex encoding Unused (0) MDRCE MDROE IBWrite MARCE RegLD Hex Encoding C10E AADD ANOP T1CE PCOE T10E T2CE T20E AOP SYR Q7+ SXR Q1+ DR Q5 ė F0 2402 3801 F1 1B10 0602 F2 40C2 0003 2002 2107 E6 0005 320C E7 0002 090D E8 1800 060E E9 0003 2100 0000 0007

Table 3: NEG Instruction Execution States

#### 3.2 Describe how NEG instruction is executed at each execution state.

NEG can be performed by initially doing a NOT operation in the ALU and then adding a 1 to it. The 1 is the constant received from C1OE. The add operation is similar to incrementing the PC in previous labs. The Opcode for the NEG operation is 0x17 while it is 0x00 for the NOP operation.

#### 3.3 Decode ROM Table

3.3.1 Complete the provided FSM Decode ROM Table to show any entries that must be programmed (for all parts).

Address (Hex) Instruction Contents (Hex) NOP 00 08 ADD 01 04 SUB 02 04 MOV 03 05 AND 04 04 OR 05 04 XOR 06 04 NOT 07 05 NEG 0B17

Table 4: FSM Decode ROM Table

#### 4 Fourth Part

#### 4.1 Instruction Table

4.1.1 Complete the provided Main Memory Table to contain the encodings of the Test Program instructions as indicated. Then program the words of this table into the Main Memory. Be sure to include the Main Memory contents exactly as given in the table.

Address (Hex) Instruction (Hex) Encoding (Hex)  $R2 \leftarrow [R15]$ 0320 F000 0 1  $R11 \leftarrow NOT [R2]$ 07B0 2000  $R10 \leftarrow [R15]$ 2 03A0 F000  $R15 \leftarrow [R10] - R[11]$ 3 02FA B000 EEBB FFFF 4 illegal instruction NOP 0000 0000 5 6  $R11 \leftarrow -[R11]$ 17B0 0000

Table 5: Main Memory Table

### 4.2 Test Results

 $4.2.1\,\,$  Cycle the System Clock through the execution of your Test program and show your logs here.

Table 6: Simulation Log of the Circuit

| Instruction Register | RAM(1060,270)[15] | RAM(1060,270)[11] | RAM(1060,270)[2] | RAM(1060,270)[10] |
|----------------------|-------------------|-------------------|------------------|-------------------|
| 00000000             | 00000000          | 00000000          | 00000000         | 00000000          |
| 0320f000             | 00000000          | 00000000          | 00000000         | 00000000          |
| 0320f000             | 00000001          | 00000000          | 00000000         | 00000000          |
| 0320f000             | 00000001          | 00000000          | 00000001         | 00000000          |
| 07602000             | 00000001          | 00000000          | 00000001         | 00000000          |
| 07602000             | 00000002          | 00000000          | 00000001         | 00000000          |
| 07602000             | 00000002          | fffffffe          | 00000001         | 00000000          |
| 03a0f000             | 00000002          | fffffffe          | 00000001         | 00000000          |
| 03a0f000             | 00000003          | fffffffe          | 00000001         | 00000000          |
| 03a0f000             | 00000003          | fffffffe          | 00000001         | 00000003          |
| 02fab000             | 00000003          | fffffffe          | 00000001         | 00000003          |
| 02fab000             | 00000004          | fffffffe          | 00000001         | 00000003          |
| 02fab000             | 00000005          | fffffffe          | 00000001         | 00000003          |
| 00000000             | 00000005          | fffffffe          | 00000001         | 00000003          |
| 00000000             | 00000006          | fffffffe          | 00000001         | 00000003          |
| 17600000             | 00000006          | fffffffe          | 00000001         | 00000003          |
| 17600000             | 00000007          | fffffffe          | 00000001         | 00000003          |
| 17600000             | 00000007          | 00000002          | 00000001         | 00000003          |